JEDEC JEP171 PDF
Availability:
In Stock
IN TAX $41.80
GDDR5 Measurement Procedures
Published by | Publication Date | Number of Pages |
JEDEC | 2014 | 34 |
JEDEC JEP171 – GDDR5 Measurement Procedures
This publication is to inform all industry participants of a unified procedure to enable consistent measurement across the industry.This document contains the measurement procedures for testing GDDR5.
This document provides the test methodology details on:
- CK and WCK Timings: tCK, tWCK, tCH/tCL, tWCKH/tWCKL, CK TJ/RJrms, CK and WCK Jitter
- CK and WCK Input Operating Conditions: VIXCK, VIXWCK, VIDCK(ac), VIDWCK(ac), VIDCK(dc),VIDWCK(dc), CKslew, and WCKslew
- Data Input Timings: tDIVW, tDIPW
Note:The procedures described in this document are intended to provide information about the tests that will be used in JEDEC GDDR5 recommended measurement parameter.This testing is not a replacement for an exhaustive test validation plan.
Reviews (0)